找回密码
 入住天佑斋
载入天数...载入时分秒...
搜索
查看: 276|回复: 0

【实习】NVIDIA 英伟达实习生招聘

[复制链接]
发表于 2015-11-25 12:59:55 | 显示全部楼层 |阅读模式
有兴趣的同学,将简历投递至harryf@nvidia.com7 c7 B+ b5 j3 V( t" i$ K
所有职位都是base在上海7 ~  J1 @2 e1 r
" s) y  Y' A" d% y1 V6 k/ q6 h
Compute Architect Intern / ~2 `1 G; N) L: @. M
Job Description/Qualifications: . R; J  T- G7 j) {
The NVIDIA GPU Computing Architecture group is seeking intern candidates with backgrounds in computer architecture and compute science to join our effort to advance the state of parallel computing. 4 m; s6 L, x) ?
Our team is designing the fastest and most efficient parallel architectures that power energy-efficient smart phones and the world's fastest super computers.5 ]6 f; X  C$ F  }8 t4 a+ F  h

8 x  `+ o" P8 j+ w9 L  v0 X1 ~, d8 HRESPONSIBILITIES:4 O' c, N3 \7 e
Develop innovative HW, DSP, GPU and system architectures to extend the state of the art in performance, programmability, efficiency and reliability$ Y7 f: n( i2 S. R  M; w
Analyze and prototype key algorithms for new GPU architectures
- X) t5 {# ?! xCollaborate across the company to guide the direction of GPU computing, working with software, research and product teams! Z: _; i3 X6 M

. h3 l- T$ f" NDESIRED SKILLS and EXPERIENCE:" H7 ]) I" J1 O
MS Degree in relevant discipline (CS, EE, Math). PhD helpful
% p/ j  g/ j$ W5 A+ |6 z% y$ SStrong programming skills in C or C++
6 n  ^' U" N/ |( _Strong background in computer architecture, compilers, parallel processing, signal processing and/or high performance computing
* i- C$ E; Z) Y+ E3 l(optional) Strong programming skills in CUDA, Perl, OpenMP, MPI or Python is big plus
& ]4 \' w6 l0 J. W(optional) Experience in computer vision, machine learning, and molecular dynamics is big plus
. a* W3 s7 K. k9 t) ]  y_________________________________________________________________________( t7 [+ e( q3 M% B  f& E7 ^2 ?) H! @
ASIC Intern
9 j6 Q9 C  t, `% y9 t. w: F* [# t& [
  W% `% b7 p  o9 f. F7 DJob Description/Qualifications: / q; X' }" Z( I4 k" f' Q; A0 b
- BS/MS in electrical/computer engineering and related. 5 V& F3 ~1 n- W, t$ `
- Good skills in Verilog. Solid understanding in RTL sim verification of digital design.
( z3 W2 y7 H. E, E9 `' h- Perl scripting skills is appreciated as a plus. ! _$ t1 f7 ~7 ]  z- f) x' ^
- Fluent English (both written and spoken) and excellent communication skills
1 d, h4 g& m- W& a3 \- Demonstrated ability to work independently as well as in a multi-disciplinary group environment6 d, m0 x5 w7 n3 P/ E7 _  U( r
______________________________________________________________________________
7 t, \, t+ {7 qASIC design/verification intern
3 c& s: b5 i2 Z; W7 R" h, V
+ c% |8 u; Z8 |& [. O# g/ e% mJob Description/Qualifications: 0 P8 d6 L2 w+ A0 c' O4 l5 p
- BS/MS in electrical/computer engineering and related. & D' C9 B( w8 `5 V5 g+ q
- Good skills in Verilog. Solid understanding in RTL sim verification of digital design.
! m& l4 g; H5 s- Perl scripting skills is appreciated as a plus. $ U3 f% v5 f6 X8 |* e
- Database/Web design experience is appreciated as strong plus. 7 l5 I3 D) d  T. q! }4 @2 ]$ Q9 j
- Fluent English (both written and spoken) and excellent communication skills
8 u" t2 V  @& T/ n- Demonstrated ability to work independently as well as in a multi-disciplinary group environment/ @6 {* {( P( q# _% I# X  p$ W
______________________________________________________________________________
3 D1 c1 U$ i( e' z7 z: k& w4 }ASIC Intern
+ Z7 @/ G3 w4 m0 V
1 U' H! w* }+ X& Q/ s5 @: I1 AJob Description/Qualifications: 6 y- ~+ ^7 _( S9 {* U
- Maintain regression suit, triage failing tests
. D$ ~) q5 p) F# p- Improve wiki page and user documents
; a, [* v( U# m$ O2 m- Maintain infrastructure and tree2 X. b# n& S+ n  {$ K$ d. A7 @
______________________________________________________________________________$ T& m0 y) f: P2 H8 F
Physical Design Engineer
: O) I' }8 ~. q+ t8 zResponsible for flow automation, regression test. " `* o8 _! o  d  h1 a
Analysis on placement, routing, timing, clock, power, noise and DFM. 2 m( M, J* e7 k* D8 C% Q
On-demand testing support and infrastructure coding in perl/tcl/makefile/java. ( p: v  ~% ^, }9 N+ {$ u: F( M8 g

$ A& K  K2 U6 ?# F" W" jMinimum Requirement: - L8 {7 k& Y; x; |. N7 f
MSEE 0 K7 V( e4 _1 K1 I
Basic knowledge of device model, processing technology, timing, noise and power in chip design.
4 N' T2 S1 k4 _6 Y; a. H' ZProficient user of Perl or TCL ( or C, Python) is preferred. , W* X4 p+ Q' v4 f4 I, S6 Q
Hands-on experience in EDA software from Synopsys (PC/ICC/DC/PT/STAR-RC), Cadence (First Encounter) is a plus.
. a% o  m  o; S9 H' Z! @1 {5 h___________________________________________________________________________) u- K4 E( B; E: `5 ^  @
System Design Engineer - GPU Arch; Z+ e+ O) D; \/ j. `
0 f: v2 f) E1 N: }- Z
Job Description/Qualifications:
# D* Q. o9 [5 k! DResponsibilities:
. ?/ L: z0 X+ \. v7 ]0 ]; ~' R2 Z- We are looking for world class engineers to design, model, analyze and verify next generations of GPU architecture.. ~# ^4 T' S  y- P
- The candidates will work with a group of architects to design and develop proprietary internal tools for the visualization, analysis, and debug and verification of tests and applications on various functional and performance simulations of future chips.+ \7 u# I6 `6 I- S, Y& b
- The candidates will have opportunities to get involved in cutting-edge GPU macro- and micro-architecture design, verification and optimization, including porting commercial applications to test benches, identifying performance hotspots and data mining for performance analysis.5 @" R: o( V& E% F
9 i/ i( o" P; J8 I
Requirements:
7 p/ V3 Z- A; I: d! r- Bachelor Degree or higher majoring in CS/EE/Mathematics or relevant fields.1 ^1 d- Y# O% a7 [) F5 C0 x8 U9 ?# {
- Solid computer science background
  d& i6 C- w: l; N9 X: K- Strong C/C++ programming ability.
/ s4 U7 \7 Z' Z. g6 e, M- Excellent English writing for engineering documentation, English oral well enough to attend meetings.0 I" K- u/ F% y. p9 S
- Experience in the following areas is a plus:# _* V, x* U% t" X# Y$ K
- Scripting language (Perl, Python, Ruby) experience is a plus.
1 w, I# q5 h+ z# \* P0 f' f, j% P8 l- 3D graphics (D3D or OpenGL) application development.4 B; p$ R+ j( B7 ]7 `2 Q
- Parallel computing/CUDA/OpenCL/HPC development.* k7 i: f1 g) c- o0 }2 ~, \. d
- Microprocessor architecture design & verification.
3 a8 N* m* Q# a% Q. T5 {: a0 a- System level programming experience in OS, compiler, driver, tools, virtual memory system, etc.
7 p0 l# J, S6 X& A- Multimedia (video, image processing, visualization) application development
- m8 u+ @1 T) `5 j
/ h( U1 s4 |3 Z3 n6 j2 i4 W& IDeveloper Tools QA software  engineer 0 g+ T4 ^1 ]" `) O( _6 I

1 }' u& W% B9 |2 {  I& WJob Description/Qualifications: ; x2 Z5 h7 w: m
Qualifications: The candidate will take the responsibility to test our software distributions that includes mobile/embedded OS, SDK, compilers and samples codes. ( E6 a8 H4 _. L" Z7 s5 C
* h, t8 [1 x8 [
- Strong knowledge on Windows and Linux Operating systems8 X+ P, n$ ~: d; i2 h/ u0 T
- Knowledge on build tools like Make and ant8 `* v5 R! F9 P9 `. @/ K: j
- Strong at scripting, like perl , shell and batch scripting.
6 }1 w1 O7 I% E' z6 o3 E- Good debugging skills and analysis skills on installations and builds' X# ]$ s8 `& G6 b3 `9 N2 R; O' ^7 n
- Good hands on about Strong analysis skills on system / product configurations and setups.
: Y# K4 O5 \3 e( E- Added advantage with C,C++3 |5 n: W' l7 l+ m1 U4 V7 W; L
___________________________________________________________________________
1 w- `6 k1 W; Q1 L1 L9 v4 uPower ASIC Engineer Intern(2017)
7 E% |& t6 w' |0 T& `" w5 f
! j# g: A7 A9 u% c, r2 JPower methodology team is responsible for researching power expenditures and workload efficiency to identify architectural, micro-architectural strategies to improve power efficiency of the next generation GPU and TEGRA chips. 7 R% V  e5 u7 N, u9 z1 @3 T7 b

2 [+ ^  f. S2 f9 d$ T. F1 bResponsibilities:
% I. v* s. [0 LDevelop the power flow to automate the power expenditures measurement. , i0 b6 t) N6 c: x9 \
Evaluate new low-power technologies and provide feedback to power ARCH team to improve chip power efficiency on architectural level. " ?, i( I- D# ]6 X$ K  A
Support GPU/TEGRA RTL designers using the power flow to do the power scrubbing work and improve their power efficiency on micro-arch level. 7 N2 p# o$ p6 n+ w
Understand and perform block level and chip-level power analysis.   Z* d" _( t; }  {( _0 R9 n$ M
& ?" S# K% i2 k+ [
Requirements: / E% _" N! q( ]
Experience on ASIC related areas like ASIC design/verification.
6 f' y, L* a' r; w5 G3 b5 K' ^Knowledge on advanced low power techniques and high speed clocking desired.
( p" V7 {  X. q* \( z/ y6 mKnowledge on low power ASIC design/verification. 9 O/ ]0 z/ X  J1 w8 [. C
Programming languages: Strong Verilog (or VHDL), Perl, Tcl is must,  C ++ is a plus.% m( C+ Z8 D6 w* X8 j0 [7 e
Tool Familiarity: PTPX, Synopsys Design Compiler, VCS simulation tool is must, Power Artist is a plus.
5 F  Y  D% l" t+ GExcellent communication skills and ability to be good at teamwork. + J" g" Y8 P7 K9 M. k
Excellent English writing/speaking skills.( V7 y% m" ~! x: G$ D

  Q, J, \- L5 K: j1 f! D8 c) G) a3 q+ I
回复

使用道具 举报

天佑斋微信小程序

QQ|手机版|小黑屋|西南交通大学 - 天佑斋 ( 蜀ICP备20015072号 )

GMT+8, 2025-1-12 05:51 , Processed in 0.048632 second(s), 18 queries .

Powered by Discuz! X3.5

© 2001-2024 Discuz! Team.

快速回复 返回顶部 返回列表